

# **CS 220 Computer Architecture HW 09 - CPU Performance and Pipelining**

#### **Fall 2023**

DEPARTMENT OF COMPUTER SCIENCE AND INFORMATION SYSTEMS

## PART 0: READING

- Chapter 13 Instruction Sets: Characteristics and Functions
- Chapter 16 Processor Structure and Function
- Chapter 17 Reduced Instruction Set Computers
- Chapter 18 Instruction-Level Parallelism and Superscalar Processors

# Part 1: Questions on Instruction Sets [40 pts]

#### QUESTION 1: MACHINE INSTRUCTION

Answer the following questions.

[10 pts]

- A. What are the typical elements of machine instruction?
- B. What types of locations can hold source and destination operands?
- C. If an instruction contains four addresses, what might be the purpose of each address?
- D. What types of operands are typically in machine instruction sets?
- E. Why is the transfer of control instructions needed?

| A. | Operation code, source operand reference, result operand reference, and next instruction reference                                                                                                                    |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В. | Registers and memory                                                                                                                                                                                                  |
| C. | There will be two operands, one result, and the address of the next instruction in the addresses                                                                                                                      |
| D. | Addresses, numbers, characters, and logical data                                                                                                                                                                      |
| E. | Computers need to be able to execute instructions more than once     The majority of programs require decision making of some kind     Splitting tasks up into simpler computations makes the computer process faster |

## QUESTION 2

List and briefly describe **five** important **instruction set design issues. [10 pts]** 

| 1. | Operation repertoire - How many and which operations to provide, and how complex operations should be     |
|----|-----------------------------------------------------------------------------------------------------------|
| 2. | Data types - The various types of data upon which operations are performed.                               |
| 3. | Instruction format - Instruction length (in bits), number of addresses, size of various fields, and so on |
| 4. | Registers - Number of processor registers that can be referenced by instructions, an                      |
| 5. | Addressing: The mode or modes by which the address of an operand is specified                             |

## QUESTION 3: ON PACKED DECIMAL

A. What is the relationship between the IRA character code and the packed decimal representation? [5 pts]

For the IRA bit pattern 011XXXX, the digits 0 through 9 are represented by their binary equivalents, 0000 through 1001, in the rightmost 4 bits. This is the same code as packed decimal.

B. For each of the following packed decimal numbers, show the decimal value. [5 pts]

| В                         |               |
|---------------------------|---------------|
| Packed decimal numbers    | Decimal value |
| 0111 - 0011 - 0000 - 1001 | 7309          |
| 0101 - 1000 - 0010        | 582           |

| 0100 - 1010 - 0110 | 4106 |
|--------------------|------|
|--------------------|------|

## QUESTION 4: SHIFTING

Convert the following hexadecimal numbers to their equivalents.

A. What is the difference between a logical shift and an arithmetic shift? [5 pts]

Α

Logic shift is a shift of bits either left or right with vacant bits filled up with zeros. Arithmetic shift is a shift of bits either left or right with a sign bit preserved if possible.

## B. Complete the table.

[5 pts]

| В           |       |                          |       |                    |       |  |  |  |  |  |  |
|-------------|-------|--------------------------|-------|--------------------|-------|--|--|--|--|--|--|
| Bit pattern | value | Arithmetic<br>left shift | value | Logical left shift | value |  |  |  |  |  |  |
| 0 - 0000    | 00000 | 0<-0000<-0               | 00000 | 0<-0000<-0         | 00000 |  |  |  |  |  |  |
| 0 - 0011    | 00011 | 0<-0011<-0               | 00110 | 0<-0110<-0         | 01100 |  |  |  |  |  |  |
| 0 - 1000    | 01000 | 0<-1000<-0               | 00000 | 0<-0000<-0         | 00000 |  |  |  |  |  |  |
| 1 - 1000    | 11000 | 1<-1000<-0               | 10000 | 1<-0000<-0         | 00000 |  |  |  |  |  |  |
| 1 - 1101    | 11101 | 1<-1101<-0               | 11010 | 1<-1010<-0         | 10100 |  |  |  |  |  |  |
| 1 - 1111    | 11111 | 1<-1111<-0               | 11110 | 1<-1110<-0         | 11100 |  |  |  |  |  |  |

# PART 2: CPU IMPROVEMENTS [60 PTS]

#### QUESTION 1

Why is a two-stage instruction pipeline unlikely to cut the instruction cycle time in half, compared with the use of no pipeline? [5 pts]

The execution time will generally be longer than the fetch time. Execution will involve reading and storing operands and the performance of some operation. Thus, the fetch stage may have to wait for some time before it can empty its buffer.

#### QUESTION 2

List and briefly explain 5 ways in which an instruction pipeline can deal with conditional branch instructions. [5 pts]

Multiple streams: to replicate the initial portions of the pipeline and allow the pipeline to fetch both instructions, making use of two streams.

Prefetch branch target - When a conditional branch is recognized, the target of the branch is prefetched, in addition to the instruction following the branch. This target is then saved until the branch instruction is executed. If the branch is taken, the target has already been prefetched.

Loop Buffer - A loop buffer is a small, very-high-speed memory maintained by the instruction fetch stage of the pipeline and containing the n most recently fetched instructions, in sequence.

Branch prediction - A prediction is made whether a conditional branch will be taken when executed, and subsequent instructions are fetched accordingly.

Delayed branch - It is possible to improve pipeline performance by automatically rearranging instructions within a program, so that branch instructions occur later than actually desired.

#### QUESTION 3

Briefly define the following terms:

[10 pts]

| True data dependency  | Can fetch and decode second instruction in parallel with first but can NOT execute second instruction until first is finished            |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Procedural dependency | Can not execute instructions after a branch in parallel with instructions before a branch                                                |
| Resource conflicts    | Two or more instructions waiting for the same resource                                                                                   |
| Output dependency     | The Case when variable content is updated by an instruction and then the variable content is updated by another instruction following it |
| Anti Dependency       | The case when a variable content is used by an instruction and then the variable content is updated in another instruction following it  |

## **QUESTION 4: Parallelism, superscalar, super-pipelining**

A. What is the essential characteristic of the superscalar approach to processor design? [5 pts]

Can execute multiple independent instructions at the same time

# B. Compare and contrast

[5 pts]

| Super-scalar                                                                                                                                                  | Super-pipelining                                                                                                                      | Parallelism                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| common instructions—integer and floating-point arithmetic, loads, stores, and conditional branches—can be initiated simultaneously and executed independently | functions performed in<br>each stage can be split into<br>two non-overlapping parts,<br>and each can execute in<br>half a clock cycle | achieved by enabling<br>multiple instructions to be<br>at different stages of the<br>pipeline at one time |

# QUESTION 5: INSTRUCTION PIPELINING

Assume a pipeline with four stages:

[10 pts]

• FI: fetch instruction

• DA: decode instruction and calculate addresses

• FO: fetch operand

• EX: execute

Draw a diagram similar to Figure 16. 10 (shown as below) for a sequence of 7 instructions to show how many time units are now needed.

|                      |    | Time |    |    |    |    |    |    |    |    |    |    |    |    |
|----------------------|----|------|----|----|----|----|----|----|----|----|----|----|----|----|
|                      | 1  | 2    | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1        | FI | DI   | со | FO | EI | wo |    |    |    |    |    |    |    |    |
| <b>Instruction 2</b> |    | FI   | DI | со | FO | EI | wo |    |    |    |    |    |    |    |
| Instruction 3        |    |      | FI | DI | со | FO | EI | wo |    |    |    |    |    |    |
| Instruction 4        |    |      |    | FI | DI | со | FO | EI | wo |    |    |    |    |    |
| <b>Instruction 5</b> |    |      |    |    | FI | DI | со | FO | EI | wo |    |    |    |    |
| Instruction 6        |    |      |    |    |    | FI | DI | со | го | EI | wo |    |    |    |
| Instruction 7        |    |      |    |    |    |    | FI | DI | со | FO | EI | wo |    |    |
| Instruction 8        |    |      |    |    |    |    |    | FI | DI | со | FO | EI | wo |    |
| Instruction 9        |    |      |    |    |    |    |    |    | FI | DI | со | FO | EI | wo |

| #  | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 |
|----|----|----|----|----|----|----|----|----|----|----|
| I1 | FI | DA | FO | EX |    |    |    |    |    |    |
| 12 |    | FI | DA | FO | EX |    |    |    |    |    |
| 13 |    |    | F  | DA | FO | EX |    |    |    |    |
| 14 |    |    |    | FI | DA | FO |    |    |    |    |
| 15 |    |    |    |    | FI | DA |    |    |    |    |
| 16 |    |    |    |    |    | Ē  |    |    |    |    |
| 17 |    |    | -  |    |    | -  | FI | DA | FO | EX |

# QUESTION 6

Reorganize the code sequence in Figure below to reduce the number of NOOPs [10 pts]

 $\begin{array}{lll} Load & rA \leftarrow M \\ Load & rB \leftarrow M \\ NOOP & \\ NOOP & \\ Add & rC \leftarrow rA + rB \\ Store & M \leftarrow rC \\ Branch & X \\ NOOP & \\ NOOP & \\ \end{array}$ 

| Ι |   | $\mathbf{E_2}$ |                           |                |                |                             |                |                |                |                           |
|---|---|----------------|---------------------------|----------------|----------------|-----------------------------|----------------|----------------|----------------|---------------------------|
|   | I |                | $E_2$                     |                |                |                             |                |                |                |                           |
|   |   | I              | $\overline{\mathbf{E_1}}$ | $\mathbf{E_2}$ |                |                             |                |                |                |                           |
|   |   |                | Ι                         | $\mathbf{E_1}$ | $\mathbf{E_2}$ |                             |                |                |                |                           |
|   |   |                |                           | I              | $\mathbf{E_1}$ | $\mathbf{E_2}$              |                |                |                |                           |
|   |   |                |                           |                | Ι              | $\overline{\mathbf{E}_{1}}$ | $\mathbf{E_2}$ | D              |                |                           |
|   |   |                |                           |                |                | I                           | $\mathbf{E_1}$ | $E_2$          |                |                           |
|   |   |                |                           |                |                |                             | I              | $\mathbf{E_1}$ | $\mathbf{E_2}$ |                           |
|   |   |                |                           |                |                |                             |                |                |                | $\overline{\mathbf{E_2}}$ |

Load rA <- M Load rB <- M NOOP Branch X Add rC <- rA + rB Store M <- rC

# QUESTION 7 [10PTS]

Consider the following assembly language program:

[10 pts]

This program includes WAW, RAW, and WAR dependencies. Show these.

WAW: R3(I1, I3)

RAW: R3(I1, I2), R3(I1, I3), R3(I3, I4), R8(I2, I5), R9(I4, I5)

WAR: R3(I2, I3)